Espressif Systems /ESP32-S3 /INTERRUPT_CORE0 /CLOCK_GATE

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CLOCK_GATE

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (REG_CLK_EN)REG_CLK_EN

Description

clock gate register

Fields

REG_CLK_EN

this register uesd to control clock-gating interupt martrix

Links

() ()